

# DC - 16 GHz Packaged Divide-by-4 Prescaler

## **Technical Data**

# THE THE PARTY OF T

HMMC-3104

### **Features**

- Wide Frequency Range: 0.2-16 GHz
- High Input Power Sensitivity:

On-chip pre- and post-amps -20 to +10 dBm (1-10 GHz) -15 to +10 dBm (10-12 GHz) -10 to +5 dBm (12-15 GHz)

- P<sub>out</sub>: +6 dBm (0.99 V<sub>p-p</sub>) will drive ECL
- Low Phase Noise:
   -153 dBc/Hz @ 100 kHz
   Offset
- (+) or (-) Single Supply Bias with wide range: 4.5 to 6.5 V
- Differential I/0 with on-chip  $50\Omega$  matching

### **Description**

The HMMC-3104 is a packaged GaAs HBT MMIC prescaler which offers DC to 16 GHz frequency translation for use in communications and EW systems incorporating high-frequency PLL oscillator circuits and signal-path down conversion applications. The prescaler provides a large input power sensitivity window and low phase noise.

 $\begin{array}{lll} \mbox{Package Type:} & 8\mbox{-lead SSOP Plastic} \\ \mbox{Package Dimensions:} & 4.9 \times 3.9 \mbox{ mm Typ.} \\ \mbox{Package Thickness:} & 1.55 \mbox{ mm Typ.} \\ \mbox{Lead Pitch:} & 1.25 \mbox{ mm Nom.} \\ \mbox{Lead Width:} & 0.42 \mbox{ mm Nom.} \end{array}$ 

### Absolute Maximum Ratings[1]

(@ $T_A=25$ °C, unless otherwise indicated)

| Symbol                                    | Parameters/Conditions                                                       | Min.                 | Max.                 | Units |
|-------------------------------------------|-----------------------------------------------------------------------------|----------------------|----------------------|-------|
| $V_{\rm CC}$                              | Bias Supply Voltage                                                         |                      | +7                   | volts |
| $V_{\rm EE}$                              | Bias Supply Voltage                                                         | -7                   |                      | volts |
| $ V_{\mathrm{CC}} $ - $ V_{\mathrm{EE}} $ | Bias Supply Delta                                                           |                      | +7                   | volts |
| $V_{ m Logic}$                            | Logic Threshold Voltage                                                     | V <sub>CC</sub> -1.5 | V <sub>CC</sub> -1.2 | volts |
| P <sub>in(CW)</sub>                       | CW RF Input Power                                                           |                      | +10                  | dBm   |
| V <sub>RFin</sub>                         | DC Input V <u>olt</u> age<br>(@ RF <sub>in</sub> or RF <sub>in</sub> Ports) |                      | $V_{\rm CC} \pm 0.5$ | volts |
| T <sub>BS</sub> [2]                       | Backside Operating Temp.                                                    | -40                  | +85                  | °C    |
| $T_{\mathrm{st}}$                         | Storage Temperature                                                         | -65                  | +165                 | °C    |
| T <sub>max</sub>                          | Maximum Assembly Temp.<br>(60 seconds max.)                                 |                      | 310                  | °C    |

<sup>[1]</sup>Operation in excess of any parameter limit (except  $T_{\rm BS}$ ) may cause permanent damage to the device.

<sup>[2]</sup>MTTF >5×10 hours @  $T_{\rm BS}$  <85 °C. Operation in excess of maximum operating temperature (T\_{\rm BS}) will degrade MTTF.

DC Specifications/Physical Properties ( $T_A = 25$  °C,  $V_{CC}$  -  $V_{EE} = 5.0$  volts, unless otherwise listed)

| Symbol                                   | Parameters/Conditions                                                                 | Min.                   | Тур.                  | Max.                  | Units |
|------------------------------------------|---------------------------------------------------------------------------------------|------------------------|-----------------------|-----------------------|-------|
| V <sub>CC</sub> - V <sub>EE</sub>        | Operating bias supply difference[1]                                                   | 4.5                    | 5.0                   | 6.5                   | volts |
| $ I_{\rm CC} $ or $ I_{\rm EE} $         | Bias supply current                                                                   | 68                     | 80                    | 92                    | mA    |
| $V_{	ext{RFin}(q)} \ V_{	ext{RFout}(q)}$ | Quiescent DC voltage appearing at all RF ports                                        |                        | $V_{\rm CC}$          |                       | volts |
|                                          | Nominal ECL Logic Level $(V_{ m Logic}$ contact self-bias voltage, generated on-chip) | V <sub>CC</sub> - 1.45 | V <sub>CC</sub> -1.35 | V <sub>CC</sub> -1.25 | volts |

 $<sup>[1]</sup> Prescaler \ will \ operate \ over \ full \ specified \ supply \ voltage \ range. \ V_{CC} \ or \ V_{EE} \ not \ to \ exceed \ limits \ specified \ in \ Absolute \ Maximum \ Ratings$ 

### **RF Specifications**

 $(T_A = 25$ °C,  $Z_0 = 50\Omega$ ,  $V_{CC}$  -  $V_{EE} = 5.0 \text{ volts})$ 

| Symbol                     | Parameters/Conditions                                                                                                                                                                        | Min. | Typ. | Max. | Units  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| $f_{\rm in(max)}$          | Maximum input frequency of operation                                                                                                                                                         | 16   | 18   |      | GHz    |
| $f_{\rm in(min)}$          | Minimum input frequency of operation[1] $(P_{im} = -10 \text{ dBm})$                                                                                                                         |      | 0.2  | 0.5  | GHz    |
| $f_{ m Self-Osc.}$         | Output Self-Oscillation Frequency[2]                                                                                                                                                         |      | 3.4  |      | GHz    |
|                            | @ DC, (Square-wave input)                                                                                                                                                                    | -15  | >-25 | +10  | dBm    |
|                            | @ $f_{\text{in}} = 500 \text{ MHz}$ , (Sine-wave input)                                                                                                                                      | -15  | >-20 | +10  | dBm    |
| $P_{in}$                   | $f_{\rm in}$ = 1 to 10 GHz                                                                                                                                                                   | -15  | >-25 | +10  | dBm    |
|                            | $f_{\rm in}$ = 10 to 12 GHz                                                                                                                                                                  | -10  | >-15 | +10  | dBm    |
|                            | $f_{\rm in}$ = 12 to 15 GHz                                                                                                                                                                  | -4   | >-10 | +4   | dBm    |
| RL                         | Small-Signal Input/Output Return Loss (@f <sub>in</sub> < 12 GHz)                                                                                                                            |      | 15   |      | dB     |
| S <sub>12</sub>            | Small-Signal Reverse Isolation ( $(@f_{in} < 12 \text{ GHz})$                                                                                                                                |      | 30   |      | dB     |
| $\phi_{N}$                 | SSB Phase noise (@ $P_{in} = 0$ dBm, 100kHz offset from a $f_{out} = 1.2$ GHz Carrier)                                                                                                       |      | -153 |      | dBc/Hz |
| Jitter                     | Input signal time variation @ zero-crossing $(f_{in} = 10 \text{ GHz}, P_{in} = -10 \text{ dBm})$                                                                                            |      | 1    |      | ps     |
| $T_r$ or $T_f$             | Output transition time (10% to 90% rise/fall time)                                                                                                                                           |      | 70   |      | ps     |
|                            | $@ f_{\text{out}} < 1 \text{ GHz}$                                                                                                                                                           | 4    | 6    |      | dBm    |
| P <sub>out</sub> [3]       | $@f_{\text{out}} = 2.5 \text{ GHz}$                                                                                                                                                          | 3.5  | 5.5  |      | dBm    |
|                            | $@f_{\text{out}} = 3.5 \text{ GHz}$                                                                                                                                                          | 0    | 2.0  |      | dBm    |
|                            | $@f_{\text{out}} < 1 \text{ GHz}$                                                                                                                                                            |      | 0.99 |      | volts  |
| $ V_{\text{out}(p-p)} [4]$ | $@f_{\text{out}} = 2.5 \text{ GHz}$                                                                                                                                                          |      | 0.94 |      | volts  |
|                            | $@f_{\text{out}} = 3.5 \text{ GHz}$                                                                                                                                                          |      | 0.63 |      | volts  |
| P <sub>Spitback</sub>      | $f_{ m out}$ power level appearing at RF $_{ m in}$ or RF $_{ m in}$ (@ $f_{ m in}$ 12 GHz, Unused RF $_{ m out}$ or RF $_{ m out}$ unterminated)                                            |      | -40  |      | dBm    |
|                            | $f_{ m out}$ power level appearing at $ m RF_{in}$ or $ m RF_{in}$ (@ $f_{ m in}$ = 12 GHz, Both $ m RF_{out}$ & $ m RF_{out}$ terminated)                                                   |      | -47  |      | dBm    |
| ${ m P_{feedthru}}$        | Power level of $f_{\rm in}$ appearing at RF <sub>out</sub> or $\overline{\rm RF}_{\rm out}$ (@ $f_{\rm in}$ = 12 GHz, P <sub>in</sub> = 0 dBm, Referred to P <sub>in</sub> ( $f_{\rm in}$ )) |      | -23  |      | dBc    |
| $\mathrm{H}_2$             | Second harmonic distortion output level (@ $f_{out} = 3.0 \text{ GHz}$ , Referred to $P_{out}(f_{out})$ )                                                                                    |      | -25  |      | dBc    |

 $<sup>[1]</sup> For sine-wave input signal.\ Prescaler\ will\ operate\ down\ to\ D.C.\ for\ square-wave\ input\ signal.\ Minimum\ divide\ frequency\ limited\ by\ input\ signal.\ Operate\ down\ to\ D.C.\ for\ square-wave\ input\ signal.\ Minimum\ divide\ frequency\ limited\ by\ input\ signal.\ Operate\ down\ to\ D.C.\ for\ square-wave\ input\ square-wave\ input\ square-wave\ square-wave\ square-wave\ i$ slew-rate.

5-2HMM C-3104/rev.3.0

<sup>[2]</sup> Prescaler can exhibit this output signal under bias in the absence of an RF input signal. This condition can be eliminated by use of the Input DC offset technique described on page 3.

<sup>[3]</sup> Fundamental of output square wave's Fourier Series.

<sup>[4]</sup> Square wave amplitude calculated from  $P_{out}$ 

### **Applications**

The HMMC-3104 is designed for use in high frequency communications, microwave instrumentation, and EW radar systems where low phase-noise PLL control circuitry or broad-band frequency translation is required.

### **Operation**

The device is designed to operate when driven with either a single-ended or differential sinusoidal input signal over a 200 MHz to 16 GHz bandwidth. Below 200 MHz

the prescaler input is "slew-rate" limited, requiring fast rising and falling edge speeds to properly divide. The device will operate at frequencies down to DC when driven with a square-wave. AC coupling at  $P_{in}$  5 (RF $_{in}$ ) is recommended for most applications.

The device can be operated from either a single positive or single negative supply. For positive supply operation  $V_{\rm CC}$  pins are nominally biased at any voltage in the +4.5 to +6.5 volt range with  $P_{\rm in}$  8 ( $V_{\rm EE}$ ) grounded. For negative

bias operation  $V_{CC}$  pins are typically grounded and a negative voltage between -4.5 to -6.5 volts is applied to  $P_{in}$  8 ( $V_{EE}$ ).

### Input DC Offset

To prevent false triggers or self-oscillation conditions, apply a 20 to 100 mV DC offset voltage between the  $RF_{\rm in}$  and  $RF_{\rm in}$  ports. This prevents noise or spurious low level signals from triggering the divider.

GaAs MMICs are ESD sensitive.
Proper precautions should be used when handling these devices.



Figure 1.
Simplified Schematic

HMMC-3104/rev.3.0 5-3



### Notes:

- All dimensions in millimeters.
- Refer to JEDEC Outline MS-012 for additional tolerances

| SYMBOL | MIN.     | MAX. |  |
|--------|----------|------|--|
| A      | 1.35     | 1.75 |  |
| A1     | 0.10     | 0.25 |  |
| В      | 0.33     | 0.51 |  |
| С      | 0.19     | .025 |  |
| D      | 4.80     | 5.00 |  |
| Е      | 3.80     | 4.00 |  |
| e      | 1.27 BSC |      |  |
| Н      | 5.80     | 6.20 |  |
| L      | 0.40     | 1.27 |  |
| a      | 0°       | 8°   |  |

• Exposed heat slug area on pkg bottom = 2.67 × 1.65.





Figure 2.
Package & Dimensions



Figure 3.
Assembly Diagram
(Single-Supply, positive-bias configuration shown)

5-4 HMMC-3104/rev.3.0

### Supplemental Data:



Figure 4.
Typical Input
Sensitivity Window



Figure 6.
Typical Output
Voltage Waveform



Figure 8.
Typical Phase
Noise Performance



Figure 5.
Typical Supply Current & V<sub>Logic</sub>
vs. Supply Voltage



Figure 7. Output Power vs. Output Frequency,  $f_{out}$  (GHz)



Figure 9. Typical "Spitback" Power  $P(f_{out})$  appearing at RF input port

This data sheet contains a variety of typical and guaranteed performance data. The information supplied should not be interpreted as a complete list of circuit specifications. In this data sheet the term typical refers to the 50th percentile performance. For additional information contact your local HP sales representative.

## **Notes:**

5-6 HMMC-3104/rev.3.0